## **Instruction Formats**

Program is a sequence of instructions.

The most common format of instruction is given below

| Operation Code | Mode | Address |
|----------------|------|---------|
|----------------|------|---------|

Different fields of instructions

**Operation Code (Op-code):** This field describes which operation to be performed.

It implies different processor operations, such as addition, subtraction etc.

Mode: This field specifies the method to get the operand or the effective address of

Operand.

Address: This address field specifies direct operand or processor register or memory

Address.

For example, in this instruction ADD R1, R2

The op-code is addition operation.

Mode is register addressing mode.

Address field is two operands R1 and R2.

## Evaluates X = (A + B) \* (C + D) using Three Address Instructions

Computers with three-address instruction formats can use each address field to specify either a processor register or a memory operand.

ADD R1, A, B R1 
$$\leftarrow$$
 M[A] + M[B]  
ADD R2, C, D R2  $\leftarrow$  M[C] + M[D]  
MUL X, R1, R2 M[X]  $\leftarrow$  R1 \* R2

It is assumed that the computer has two processor registers, R1 and R2. The symbol M[A] denotes the operand at memory address symbolized by A.

## Evaluates X = (A + B) \* (C + D) using Two Address Instructions

Here again each address field can specify either a processor register or a memory word.

```
MOV R1, A R1 \leftarrow M[A]
```

ADD R1, B  $R1 \leftarrow R1 + M[B]$ 

MOV R2, C R2  $\leftarrow$  M[C]

ADD R2, D  $R2 \leftarrow R2 + M[D]$ 

MUL RI, R2 R1  $\leftarrow$  R1 \* R2

MOV X, R1  $M[X] \leftarrow R1$ 

The MOV instruction moves or transfers the operands to and from memory and processor registers. The first symbol listed in an instruction is assumed to be both a source and the destination where the result of the operation is transferred.

## Evaluates X = (A + B) \* (C + D) using One Address Instructions

One-address instructions use an implied accumulator (AC) register for all data manipulation. For multiplication and division there is a need for a second register. However, here we will neglect the second register and assume that the AC contains the result of all operations.

LOAD A  $AC \leftarrow M[A]$ 

ADD B  $AC \leftarrow AC + M[B]$ 

STORE T  $M[T] \leftarrow AC$ 

LOAD C  $AC \leftarrow M[C]$ 

ADD D  $AC \leftarrow AC + M[D]$ 

MUL T  $AC \leftarrow AC * M[T]$ 

STORE X  $M[X] \leftarrow AC$ 

All operations are done between the AC register and a memory operand. T is the address of a temporary memory location required for storing the intermediate result.

## Evaluates X = (A + B) \* (C + D) using Zero Address Instructions

A stack-organized computer does not use an address field for the instructions ADD and MUL. The PUSH and POP instructions, however, need an address field to specify the operand that communicates with the stack. (TOS stands for top of stack.)

```
PUSH A TOS \leftarrow A

PUSH B TOS \leftarrow B

ADD TOS \leftarrow (A + B)

PUSH C TOS \leftarrow C

PUSH D TOS \leftarrow D

ADD TOS \leftarrow (C + D)

MUL TOS \leftarrow (A + B) * (C + D)

POP X M[X] \leftarrow TOS
```

## Evaluates X = (A - B) / C using Three Address Instructions

Computers with three-address instruction formats can use each address field to specify either a processor register or a memory operand.

SUB R1, A, B R1 
$$\leftarrow$$
 M[A] - M[B] DIV X, R1, C M[X]  $\leftarrow$  R1 / M[C]

## Evaluates X = (A - B) / C using Two Address Instructions

Here again each address field can specify either a processor register or a memory word.

```
MOV R1, A R1 \leftarrow M[A]
SUB R1, B R1 \leftarrow R1 \leftarrow R1 - M[B]
DIV R1, C R1 \leftarrow R1 / M[C]
MOV X, R1 M[X] \leftarrow R1
```

### Evaluates X = (A - B) / C using One Address Instructions

One-address instructions use an implied accumulator (AC) register for all data manipulation. For multiplication and division there is a need for a second register. However, here we will neglect the second register and assume that the AC contains the result of all operations.

```
LOAD A AC \leftarrow M[A]

SUB B AC \leftarrow AC - M[B]

DIV C AC \leftarrow AC / M[C]

STORE X M[X] \leftarrow AC
```

## Evaluates X = (A - B) / C using Zero Address Instructions

A stack-organized computer does not use an address field for the instructions ADD and MUL. The PUSH and POP instructions, however, need an address field to specify the operand that communicates with the stack. (TOS stands for top of stack.)

```
PUSH A TOS \leftarrow A
PUSH B TOS \leftarrow B
SUB TOS \leftarrow (A - B)
PUSH C TOS \leftarrow C
DIV TOS \leftarrow (A - B) / C
POP X M[X] \leftarrow TOS
```

## Evaluates X = (A + B) / (C - D) using Three Address Instructions

Computers with three-address instruction formats can use each address field to specify either a processor register or a memory operand.

```
ADD R1, A, B R1 \leftarrow M[A] + M[B]
SUB R2, C, D R2 \leftarrow M[C] - M[D]
DIV X, R1, R2 M[X] \leftarrow R1 / R2
```

It is assumed that the computer has two processor registers, R1 and R2. The symbol M[A] denotes the operand at memory address symbolized by A.

## Evaluates X = (A + B) / (C - D) using Two Address Instructions

Here again each address field can specify either a processor register or a memory word.

```
MOV R1, A R1 \leftarrow M[A]

ADD R1, B R1 \leftarrow R1 + M[B]

MOV R2, C R2 \leftarrow M[C]

SUB R2, D R2 \leftarrow R2 - M[D]

DIV RI, R2 R1 \leftarrow R1 / R2

MOV X, R1 M[X] \leftarrow R1
```

The MOV instruction moves or transfers the operands to and from memory and processor registers. The first symbol listed in an instruction is assumed to be both a source and the destination where the result of the operation is transferred.

## Evaluates X = (A + B) / (C - D) using One Address Instructions

One-address instructions use an implied accumulator (AC) register for all data manipulation. For multiplication and division there is a need for a second register. However, here we will neglect the second register and assume that the AC contains the result of all operations.

LOAD C  $AC \leftarrow M[C]$ 

SUB D  $AC \leftarrow AC - M[D]$ 

STORE T  $M[T] \leftarrow AC$ 

LOAD A  $AC \leftarrow M[A]$ 

ADD B  $AC \leftarrow AC + M[B]$ 

DIV T  $AC \leftarrow AC / M[T]$ 

STORE X  $M[X] \leftarrow AC$ 

All operations are done between the AC register and a memory operand. T is the address of a temporary memory location required for storing the intermediate result.

## Evaluates X = (A + B) / (C - D) using Zero Address Instructions

A stack-organized computer does not use an address field for the instructions ADD and MUL. The PUSH and POP instructions, however, need an address field to specify the operand that communicates with the stack. (TOS stands for top of stack.)

```
PUSH A TOS \leftarrow A

PUSH B TOS \leftarrow B

ADD TOS \leftarrow (A + B)

PUSH C TOS \leftarrow C

PUSH D TOS \leftarrow D

SUB TOS \leftarrow (C - D)

MUL TOS \leftarrow (A + B) / (C - D)

POP X M[X] \leftarrow TOS
```

## Addressing mode

The different ways for specifying the locations of instruction operands are known as addressing modes.

### 1. Implied address mode:

In this mode operands are implicitly defined in the instruction.

Ex:

i) CMA(Complement the content of accumulator)



After CMA instruction



ii) RLC (Rotate Accumulator Left)



After RLC instruction

In this mode operands are directly specified in the instruction.

Ex: i) MVI R1,06 (Move Immediate the value 06 into register R1)

ii)ADI 08 (Add immediate the content of accumulator with 08 value)

$$AC=AC + 08$$

### 3. Register address mode:

In this mode the operands are the contents of a processor register. The name of the Register is given in the instruction.

Ex: i) MOV R1,R2 (The content of Register R2 is copied to Register R1)

ii) ADD R1,R2 (The content of Register R1 is added with the content of Register R2)

### 4. Direct (absolute) address mode:

In this mode the operand is in a memory location; the address of this location is directly

specified in the instruction.

Ex: i) LDA 9000 (Load the accumulator with the content of memory location 9000).

ii) STA 9500 (Store the content of accumulator in the memory location 9500). AC  $\begin{vmatrix} 30 \\ 9500 \end{vmatrix}$  30

#### 5. Indirect address mode:

In this mode the address of the operand is indirectly specified in the register or memory location.

If the address of the operand is stored in the register then it is called Register Indirect mode.

If the address of the operand is stored in the memory location then it is called Memory Indirect mode.

Ex: i) ADD R1,(R) (The content of register R1 is added with the content of memory

location which is stored in R)

ii) ADD R1,(2000) (The content of register R1 is added with the content of memory location which is stored in 2000)

### 6. Index address mode:

In this mode the effective address is calculated by adding the content of index register with the address part of the instruction.

Ex: i) MOV R1,  $R_{R}$  (20)

R<sub>R</sub> holds the base address

R1 70

effective address = 9400 + 20 = 9420



ii) MOV R1, 9000(R<sub>I</sub>)

R, holds the index value

R1 80





#### 7. Auto increment and auto decrement address mode:

The effective address of the operand is the contents of a register specified in the instruction. After accessing the operand, the contents of this register are Automatically incremented to point to the next operand in memory.

We denote the Auto increment mode by putting the specified register in parentheses, to show that the contents of the register are used as the effective address, followed by a plus sign to indicate that these contents are to be incremented after the operand is accessed. Thus, the Auto increment mode is written as (Ri)+

The contents of a register specified in the instruction are first automatically decremented and are then used as the effective address of the operand.

We denote the Auto decrement mode by putting the specified register in parentheses,

preceded by a minus sign to indicate that the contents of the register are to be decremented before being used as the effective address. Thus, we write –(Ri)

# Thank You